

# Ultrathin Indium Oxide Thin-Film Transistors With Gigahertz Operation Frequency

Adam Charnas<sup>®</sup>, Jackson Anderson<sup>®</sup>, *Graduate Student Member, IEEE*, Jie Zhang, Dongqi Zheng, Dana Weinstein<sup>®</sup>, *Senior Member, IEEE*, and Peide D. Ye<sup>®</sup>, *Fellow, IEEE* 

Abstract—The remarkable dc performance of ultrathin indium oxide transistors offers a path toward highperformance back-end-of-line (BEOL) and monolithically integrated logic and memory devices for next-generation computing. Its very low thermal budget, high reliability, scalability, and 3-D conformality are additional factors that make these devices well-suited for these applications. Here, the radio frequency (RF) performance of indium oxide transistors with a high working frequency is characterized for the first time. A new record high cutoff frequency  $(f_T)$ among amorphous metal-oxide-semiconductor transistors is reported with simultaneously high maximum oscillation frequency (fmax). Detailed statistical measurements across a wide variety of channel lengths and gate overlaps provide insight into optimization of the device parasitics and future scaling trends. Even at relatively long channel lengths of 1  $\mu$ m, the operation frequency is sufficient for these devices to function alongside traditional silicon CMOS devices that are generally clocked at less than 5 GHz.

*Index Terms*— Atomic layer deposition (ALD), backend-of-line (BEOL) compatible, high-frequency, indium oxide, oxide semiconductor, radio frequency (RF), thin-film transistor.

#### I. INTRODUCTION

THE last several years have seen amorphous metal oxide thin-film transistors (TFTs) break past the barrier of 1 GHz operation frequency due to significant efforts in materials growth, contact optimization, device geometry, and scaling [1], [2], [3], [4], [5]. These developments enable a host of new applications, including high-speed logic and analog signal modulation in the ultrahigh-frequency (UHF) band and beyond. The disorder-resistant high mobility [6] and low thermal budget processing of amorphous metal oxides make them well-suited for back-end-of-line (BEOL) devices

Manuscript received 23 August 2022; revised 22 November 2022 and 3 December 2022; accepted 11 December 2022. Date of publication 29 December 2022; date of current version 24 January 2023. This work was supported in part by Air Force Office of Scientific Research (AFOSR), in part by Semiconductor Research Corporation (SRC) nCore IMPACT Center, and in part by Defense Advanced Research Projects Agency (DARPA)/SRC Joint University Microelectronics Program (JUMP) Applications and Systems driven Center for Energy-Efficient Integrated NanoTechnologies (ASCENT) Center. The review of this article was arranged by Editor J. F. Conley. (*Corresponding author: Peide D. Ye.*)

The authors are with the Elmore Family School of Electrical and Computer Engineering, Birck Nanotechnology Center, Purdue University, West Lafayette, IN 47907 USA (e-mail: yep@purdue.edu).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TED.2022.3231226.

Digital Object Identifier 10.1109/TED.2022.3231226

and monolithic 3-D (M3D) integration, which are important emerging areas of research as the silicon CMOS industry scales to single-digit nanometer nodes and chip area for peripheral circuitry becomes ever more precious [7].

Simultaneously, the last several years have revealed that extremely thin metal oxide channels can give extraordinary dc performance [4], [5], [8], [9], [10], [11], [12]. This is especially true for pure indium oxide  $(In_2O_3)$  [13], [14], [15], which has the highest mobility among its family of amorphous metal oxides. Indium oxide has been historically ignored in favor of indium-gallium-zinc oxide (IGZO) [16] and other doped relatives due to its degenerate carrier concentration and tendency to grow polycrystalline. Both of these challenges are resolved by using atomically thin layers [13]. The indium oxide channels are grown by a mature atomic layer deposition (ALD) process, which gives atomically precise thickness control, is highly uniform across arbitrary areas, and is conformal on 3-D structures [17]. The fabrication process employed has a thermal budget of 225 °C, which is fully BEOL compatible. Despite the very low thermal budget relative to traditional CMOS processing, these devices can achieve excellent on current as high as 3 A/mm in planar devices [15] and above 10 A/mm by pulsed I-V measurements [18] or with gate-all-around geometry [19], near-ideal room-temperature subthreshold swing (SS) below 70 mV/dec [14], [20], high electron mobility up to 113 cm<sup>2</sup>/V  $\cdot$  s despite being amorphous [17],  $I_{on}/I_{off}$  ratio potentially as high as 10<sup>17</sup> [21], and transconductance up to 1.5 S/mm [15] (pulsed I-V: 4 S/mm [18]) in deeply scaled devices. Furthermore, the devices appear to be immune to hydrogen exposure issues that are common in BEOL materials [20], appear to be comparably stable to traditional devices under gate bias stress [22], have engineerable  $V_T$  allowing for enhancement- and depletionmode operation [14], [20], and much like 2-D materials are resistant to short-channel effects (SCEs) due to the thin body of the channel.

However, a critical question that has not yet been addressed is that of the maximum frequency at which these devices can operate, which will play a deciding role in their available applications. This work reports for the first time the detailed RF characterization of some of these  $In_2O_3$  transistors scaling down to 150-nm channel lengths. A high maximum oscillation frequency ( $f_{max}$ ) up to 7.37 GHz and a record-level cutoff frequency ( $f_T$ ) of 22.54 GHz are measured. Prescriptions for further improvement of  $f_T$ 

0018-9383 © 2022 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. (a) Illustration of the device structure studied. (b) Optical microscope image of a short-channel device with 150-nm gate length and -250-nm overlap. (Inset: channel region more clearly and the underlap can be distinguished.) The large metal pads defined by photolithography are slightly misaligned (gold color), and however, the underlying channel region is precisely aligned and defined by EBL (gray color metal). (c) Transfer characteristic with extracted  $g_m$  and (d) output characteristics for a sample device with 150-nm channel length and 100-nm overlap. (Inset: effective mobility estimated from the output curves.) The extracted field-effect mobility of this device is 36 cm<sup>2</sup>/V·s, in good agreement. The high  $g_m$  results in good  $f_T$ , but the poor drain current saturation behavior and parasitics limit  $f_{max}$ .

and  $f_{\text{max}}$  are also discussed based on detailed statistical characterization.

#### **II. EXPERIMENTS**

Devices were fabricated by a process similar to previously published work [13], [14] with a few notable exceptions. Fig. 1(a) and (b) shows a cutaway illustration and optical micrograph of the final device structure, respectively. Here, the substrate was highly resistive intrinsic silicon (>10 k $\Omega/\Box$ ) with a coating of 35-nm Al<sub>2</sub>O<sub>3</sub> grown by ALD at 175 °C with trimethylaluminum (TMA) and H<sub>2</sub>O as the precursors. The intrinsic silicon is used to minimize substrate parasitics at high frequencies. A bilayer liftoff process is used to define the buried gate contacts by electron beam lithography (EBL). A Jeol JBX-8100FS EBL system is used to achieve high resolution and precise alignment of the contacts. SF9 (PMGI) is used as the underlayer with AR-P 6200.13 electron beam resist as the top layer. In this way, high resolution is achieved without jagged metal edges while retaining the processing simplicity of liftoff; 60-nm e-beam evaporated Ni is used for the buried gate contacts. Then, 5-nm HfO<sub>2</sub> grown by ALD at 200 °C using tetrakis(dimethylamido) hafnium (TDMAHf) and H<sub>2</sub>O as the Hf and O precursors was deposited for the gate dielectric layer. A relatively thick approximately 2-nm layer of In<sub>2</sub>O<sub>3</sub> was grown by ALD at 225 °C using trimethylindium (TMIn) and H<sub>2</sub>O as the In and O precursors as the channel layer. Channel regions of indium oxide were defined by photolithography and isolated by wet etching in concentrated HCl. The source and drain contacts were defined by EBL, e-beam evaporation of 60 nm Ni, and liftoff. Gate contact windows were then photolithographically defined and the exposed HfO<sub>2</sub> was dry etched in an inductively coupled plasma reactive ion etching (ICP-RIE) system with BCl<sub>3</sub>/Ar plasma. Finally, large contact pads consisting of a further 100-nm Ni/200-nm Au were photolithographically defined and deposited by e-beam evaporation. In the future, plasma treatment [14] or annealing [20] can be used to make enhancement mode RF devices. This is beyond the scope of this initial work.

Two-port scattering parameters (*S*-parameters) were measured using a Keysight N5225A vector network analyzer (VNA) from 30 MHz to 20 GHz in a common-source configuration with an input power of -10 dBm and an intermediate frequency (IF) filter bandwidth of 5 kHz. Form-Factor Infinity probes with 150- $\mu$ m probe pitch were used to contact the device pads. Calibration to the probe tip plane was performed using short-open-load-thru (SOLT) measurements on a FormFactor impedance standard substrate. On-wafer short and open structures were employed to deembed pad parasitics from the device measurements [23]. DC biasing during RF measurement was done using Keithley 2400 SMUs connected to the VNA bias tees and synchronized programmatically [24].

 $f_T$  and  $f_{\text{max}}$  were extracted from the deembedded S-parameter measurements. For  $f_T$ , the S-parameters were converted to H parameters and the intersection of  $h_{21}$  with 0 dB was taken as  $f_T$ . For cases where  $f_T$  was greater than 20 GHz (the maximum measured frequency),  $h_{21}$  was extrapolated at a slope of -20 dB/dec.

To determine  $f_{\text{max}}$ , Mason's unilateral gain (U) was calculated directly from the deembedded *S*-parameters according to the following equation [25]:

$$U = \frac{|S_{21}/S_{12} - 1|^2}{2K|S_{21}/S_{12}| - 2R\{S_{21}/S_{12}\}}$$
(1)

where  $S_{ij}$  is the S-parameter for port *i* as the output port and port *j* as the input port and *K* is a stability criterion defined as follows:

$$K \equiv \frac{1 - |S_{11}|^2 - |S_{22}|^2 + |S_{11}S_{22} - S_{12}S_{21}|^2}{2|S_{21}S_{12}|}.$$
 (2)

A second calculation of maximum available gain (MAG) or maximum stable gain (MSG) was performed in parallel since their 0-dB crossing also gives  $f_{\text{max}}$ .

## **III. RESULTS**

DC measurements of some of the  $In_2O_3$  TFTs were collected to verify the function and identify bias points. Fig. 1(c) and (d) shows sample transfer and output characteristics for a typical device with the shortest channel length in this study of 150 nm. High  $g_m$  around 370 mS/mm and effective mobility around 47 cm<sup>2</sup>/V·s are extracted in this device. Detailed statistical thickness-dependent dc characterization has been reported previously [13], [14], [15], [20]. Due to the thicker  $In_2O_3$  layer without annealing or plasma treatment, compared to some of the previous work,  $V_T$  is quite negative in these RF devices and they are difficult to fully turn off [13].



Fig. 2. Measured *S*-parameters of an example device with 150-nm channel length and 100-nm overlap before and after deembedding procedures. (a)  $S_{11}$ , (b)  $S_{12}$ , (c)  $S_{21}$ , and (d)  $S_{22}$ . DC biases are  $V_{\text{GS}} = -2.2$  V and  $V_{\text{DS}} = 1.8$  V.



Fig. 3. Bias maps of (a)  $f_T$  and (b)  $f_{max}$  for a device with 150-nm channel length and nominally 0-nm overlap. As expected, the peaks of both  $f_T$  and  $f_{max}$  coincide with the gate bias of peak transconductance near -2 V. Short-open deembedding has been performed on these data.

The as-measured and deembedded *S*-parameters of a typical device are shown in Fig. 2. Since the deembedding procedure used only removes the parasitics associated with the large GSG contact pads, the difference is generally minor and is difficult to distinguish on the logarithmic scales of Fig. 2. The devices are well-behaved with large  $|S_{21}|$  compared to  $|S_{12}|$  indicating good forward gain.

To further optimize the dc biasing conditions, bias maps were generated for selected short channel length devices. The results are shown in Fig. 3 and clearly show that  $f_T$  and  $f_{max}$ both coincide with the point of maximum  $g_m$  as expected. Hence, the statistical study of device RF performance was conducted by biasing the gate at approximately the point of maximum  $g_m$  and biasing the drain at a constant 1 V and at  $V_{GS}$ + 4 V, which is approximately the largest drain bias that can be applied without breaking down the gate dielectric or the channel by high current thermal effects. The latter



Fig. 4. Transistor (a) and (b)  $f_T$  and (c) and (d)  $f_{max}$  scaling as a function of channel length with a variety of overlap geometries. (a) and (c) constant  $V_{DS}$ . (b) and (d) devices at near maximum drain bias. The channel length is defined as the (nominal) distance from source to drain. Positive overlap indicates that the source and drain extend on top of the gate, while negative overlaps (underlaps) indicate that the source and drain have additional spacing away from the gate. Channel length, gate length, and overlap length are related by the equation  $L_{ch} = L_G - 2L_{ov}$ . Error bars represent the standard deviation from the average of at least five devices.



Fig. 5. Extraction of (a)  $f_T$  and (b)  $f_{max}$  for the device with the highest  $f_T$  among the measured devices. A new record  $f_T$  among amorphous metal oxide devices of 22.54 GHz is found.

issue can be solved by employing high thermal conductance substrates such as BN, AlN, or even diamond to improve thermal dissipation [26]. Fig. 4 summarizes the results of those measurements over a wide range of gate lengths  $(L_G)$ and overlap distances  $(L_{ov})$ . Broadly, scaling to shorter channel lengths significantly improves  $f_T$  and gives moderate improvements to  $f_{\text{max}}$  indicating that the performance does not become dominated by the contacts, consistent with our dc data. Nickel contacts to  $In_2O_3$  have very low contact resistance ( $R_C$ ) typically less than 0.1  $\Omega$ · mm and specific contact resistivity  $(\rho_{\rm C})$  less than  $10^{-8}\Omega$  cm<sup>2</sup> [15], [17]. Increasing the drain bias further improves both figures of merit by increasing the transconductance, which results in the highest  $f_T$  shown in Fig. 5. The measured  $h_{21}$  and U roll-off are very near to the ideal -20 dB/dec. To the best of the authors' knowledge, this is a new record among RF amorphous metal oxide transistors [5]. Furthermore, the previous record was achieved at an

aggressively scaled channel length of 30 nm [5], whereas the minimum channel length in this study is 150 nm. The scaling trends in Fig. 4 are optimistic for future devices with shorter gate and channel lengths. We expect to observe significant improvements to the RF performance on more scaled  $In_2O_3$  RF transistors since performance benefits are exhibited in dc measurements when the devices are aggressively scaled down to as small as 7–8-nm channel lengths [15].  $f_{max}$  of the reported devices is somewhat lower than  $f_T$ , which is attributed to unoptimized gate resistance and poor current saturation. The best measured  $f_{max}$  was 7.37 GHz in a device with a 200-nm gate length and -100-nm overlap.

#### IV. DISCUSSION

In equivalent circuit terms,  $f_T$  and  $f_{max}$  of an MOS transistor can generally be expressed as [27]

$$f_T \approx \frac{g_m}{2\pi \left(C_{GS} + C_{GD}\right)} \tag{3}$$

$$f_{\max} = \frac{1}{2\sqrt{R_G}} \frac{f_T}{\sqrt{2\pi f_T C_{GD} + 1/r_0}}$$
(4)

where  $C_{GS}$  and  $C_{GD}$  are the gate-to-source and gate-to-drain capacitances, respectively,  $R_G$  is the gate resistance, and  $r_0$  is the output resistance. Evaluating (3) with our typical measured dielectric capacitance ( $C_{ox}$ ) value of roughly 1.5  $\mu$ C/cm<sup>2</sup> [14] gives results in good agreement with our measured values even without accounting for fringe capacitances. One weakness of these indium oxide devices is their poor current saturation as can be seen in Fig. 1(c). As a result, the  $1/r_0$  term can dominate the denominator of (4), which explains why  $f_{\text{max}}$  is low for these devices. It is possible to achieve good saturation in ultrathin indium oxide devices, but this is typically feasible at longer channel lengths for which  $g_m$  is lower. This tradeoff as well as increasing  $R_G$  with shorter gate lengths is likely the reason for the peaks in  $f_{\text{max}}$  observed in Fig. 4. Aside from that, straightforward routes to improve  $f_{\text{max}}$  are to continue scaling to shorter channel lengths (to increase  $f_T$ ) or to reduce  $R_G$ . For the latter, thicker or more conductive metals can be used for the gate contact. Equation (4) predicts that reducing  $R_G$  by one order of magnitude will increase  $f_{\text{max}}$  by roughly a factor of three. Replacing the 60-nm-thick Ni buried gate contact with a slightly thicker Ag, Cu, or Au layer could accomplish this without significant design changes. Another popular method is to employ a T-gate geometry [28] in topgated devices. Top-gated indium oxide devices are challenging due to a doping effect from the gate dielectric deposition believed to be caused by oxygen scavenging but have seen significant developments recently [26].

Fig. 6 shows the extracted  $f_T \times L_G$  figure of merit for the best performing indium oxide devices in this study. The best value achieved is just over 4 GHz·  $\mu$ m. To the best of the authors' knowledge, this is the highest value among amorphous metal oxides. ZnO can come close to this value but has a strong tendency to grow nanocrystalline. An effective electron velocity is estimated from  $f_T = v_{\rm eff}/2\pi L_G$ , which is up to 2.5 × 10<sup>6</sup> cm/s. This value is lower than the



Fig. 6. Cutoff frequency times gate length for the best performing devices in the dataset and the amorphous oxide semiconductor device literature. The effective electron velocity through the device is also given. For negative overlaps,  $L_G$  is the physical length of the gate contact. For the devices with positive overlap,  $L_G$  is taken as the channel length here for the sake of comparison.



Fig. 7. Comparison to the metal oxide transistor device literature. Only wafer-scale-compatible and BEOL-compatible processes are included. Shapes correspond to channel material. Color corresponds to channel length (source to drain distance). Data points are from [1], [2], [3], [4], [5], [27], [29], [30], [31], [32], [33], and [34].

saturation velocity due to the limited drain biases applied and not accounting for resistive and capacitive parasitic delays.

Fig. 7 shows a comparison to the metal oxide RF transistor literature. Most doped indium oxides, such as IGZO, have lower mobilities that limit their  $g_m$ . Indium–tin oxide (ITO) is an exception, but in general still has lower mobility than pure indium oxide. Hence, in this work, comparable performance is achieved with pure indium oxide channels even with significantly longer gate and channel length devices. ZnO is included since it has similarities as a metal oxide channel and is noteworthy for outperforming at a given channel length. However, its strong tendency to grow nanocrystalline even in very thin layers may limit its practical usefulness due to reliability issues. The previous record 20 GHz  $f_T$  on ITO with a 30-nm channel length is surpassed by an unoptimized indium oxide device with a 150-nm channel length. The best  $\sqrt{f_T \cdot f_{\text{max}}}$ achieved is around 10 GHz.

## V. CONCLUSION

High-frequency measurements of ultrathin indium oxide RF transistors have been presented from gate lengths of approximately 2  $\mu$ m down to 150 nm. Record high  $f_T$  among amorphous metal oxide transistors above 20 GHz was achieved with simultaneously high  $f_{\text{max}}$ . The operation speed of the devices is sufficient for them to be clocked at silicon CMOS speeds (i.e., <5 GHz) for BEOL integration. The operation frequency can be improved further by deeper channel length scaling and geometry refinement.

## ACKNOWLEDGMENT

Adam Charnas and Peide D. Ye thank Prof. James Hwang for the helpful discussions on device structure and deembedding procedures.

## REFERENCES

- L.-Y. Su and J. Huang, "Demonstration of radio-frequency response of amorphous IGZO thin film transistors on the glass substrate," *Solid-State Electron.*, vol. 104, pp. 122–125, Feb. 2015.
- [2] Y. Wang et al., "Amorphous-InGaZnO thin-film transistors operating beyond 1 GHz achieved by optimizing the channel and gate dimensions," *IEEE Trans. Electron Devices*, vol. 65, no. 4, pp. 1377–1382, Apr. 2018.
- [3] C. Tuckmantel, U. Kalita, T. Haeger, M. Theisen, U. Pfeiffer, and T. Riedl, "Amorphous indium-gallium-zinc-oxide TFTs patterned by self-aligned photolithography overcoming the GHz threshold," *IEEE Electron Device Lett.*, vol. 41, no. 12, pp. 1786–1789, Dec. 2020.
- [4] S. Li et al., "Nanometre-thin indium tin oxide for advanced highperformance electronics," *Nature Mater.*, vol. 18, no. 10, pp. 1091–1097, Oct. 2019.
- [5] S. Li, C. Gu, X. Li, R. Huang, and Y. Wu, "10-nm channel length indium-tin-oxide transistors with  $I_{on} = 1860 \ \mu A/\mu m$ ,  $G_m = 1050 \ \mu S/\mu m$  at  $V_{ds} = 1$  V with BEOL compatibility," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2020, pp. 5–40.
- [6] T. Kamiya, K. Nomura, and H. Hosono, "Origins of high mobility and low operation voltage of amorphous oxide TFTs: Electronic structure, electron transport, defects and doping," *J. Display Technol.*, vol. 5, no. 12, pp. 468–483, Dec. 2009.
- [7] S. Datta, S. Dutta, B. Grisafe, J. Smith, S. Srinivasa, and H. Ye, "Backend-of-line compatible transistors for monolithic 3-D integration," *IEEE Micro*, vol. 39, no. 6, pp. 8–15, Nov. 2019.
- [8] S. Li et al., "BEOL compatible 15-nm channel length ultrathin indiumtin-oxide transistors with I<sub>on</sub> = 970 μA/μm and on/off Ratio Near 10<sup>11</sup> at V<sub>ds</sub> = 0.5 V," in *IEDM Tech. Dig.*, 2019, pp. 3–5.
- [9] S. Samanta, K. Han, C. Sun, C. Wang, A. V.-Y. Thean, and X. Gong, "Amorphous IGZO TFTs featuring extremely-scaled channel thickness and 38 nm channel length: Achieving record high  $G_{m,max}$  of 125  $\mu$ S/ $\mu$ m at V<sub>DS</sub> of 1 V and I<sub>ON</sub> of 350  $\mu$ A/ $\mu$ m," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, Jun. 2020, pp. 1–2.
- [10] W. Chakraborty, B. Grisafe, H. Ye, I. Lightcap, K. Ni, and S. Datta, "BEOL compatible dual-gate ultra thin-body W-doped indium-oxide transistor with  $I_{on} = 370 \mu A/\mu m$ , SS = 73mV/dec and  $I_{on}/I_{off}$  ratio  $>4 \times 10^9$ ," in *Proc. IEEE Symp. VLSI Technol.*, Jun. 2020, pp. 1–2.
- [11] H. Fujiwara, Y. Sato, N. Saito, T. Ueda, and K. Ikeda, "Surrounding gate vertical-channel FET with gate length of 40 nm using BEOL compatible high-thermal-tolerance In-Al-Zn oxide channel," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, Jun. 2020, pp. 3–4.
- [12] W. Chakraborty, H. Ye, B. Grisafe, I. Lightcap, and S. Datta, "Low thermal budget (<250 °C) dual-gate amorphous indium tungsten oxide (IWO) thin-film transistor for monolithic 3-D integration," *IEEE Trans. Electron Dev.*, vol. 67, no. 12, pp. 5336–5342, Dec. 2020.

- [13] M. Si et al., "Why In<sub>2</sub>O<sub>3</sub> can make 0.7 nm atomic layer thin transistors," *Nano Lett.*, vol. 21, no. 1, pp. 500–506, 2021.
- [14] A. Charnas, M. Si, Z. Lin, and P. D. Ye, "Enhancement-mode atomic-layer thin In<sub>2</sub>O<sub>3</sub> transistors with maximum current exceeding 2 A/mm at drain voltage of 0.7 V enabled by oxygen plasma treatment," *Appl. Phys. Lett.*, vol. 118, no. 5, Feb. 2021, Art. no. 052107.
- [15] M. Si, Z. Lin, Z. Chen, X. Sun, H. Wang, and P. D. Ye, "Scaled indium oxide transistors fabricated using atomic layer deposition," *Nature Electron.*, vol. 5, no. 3, pp. 164–170, Feb. 2022.
- [16] K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, and H. Hosono, "Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors," *Nature*, vol. 432, no. 4016, pp. 488–492, Nov. 2004.
- [17] M. Si, Z. Lin, A. Charnas, and P. D. Ye, "Scaled atomic-layer-deposited indium oxide nanometer transistors with maximum drain current exceeding 2 A/mm at drain voltage of 0.7 V," *IEEE Electron Device Lett.*, vol. 42, no. 2, pp. 184–187, Feb. 2021.
- [18] Z. Lin et al., "A nanometer-thick oxide semiconductor transistor with ultra-high drain current," 2022, arXiv:2205.00357.
- [19] Z. Zhang et al., "A gate-all-around d In<sub>2</sub>O<sub>3</sub> nanoribbon FET with near 20 mA/μm drain current," *IEEE Electron Device Lett.*, vol. 43, no. 11, pp. 1905–1908, Nov. 2022.
- [20] M. Si, A. Charnas, Z. Lin, and P. D. Ye, "Enhancement-mode atomiclayer-deposited In<sub>2</sub>O<sub>3</sub> transistors with maximum drain current of 2.2 A/mm at drain voltage of 0.7 V by low-temperature annealing and stability in hydrogen environment," *IEEE Trans. Electron Devices*, vol. 68, no. 3, pp. 1075–1080, Mar. 2021.
- [21] A. Charnas, Z. Lin, Z. Zhang, and P. D. Ye, "Atomically thin In<sub>2</sub>O<sub>3</sub> field-effect transistors with 1017 current on/off ratio," *Appl. Phys. Lett.*, vol. 119, no. 26, Dec. 2021, Art. no. 263503.
- [22] A. Charnas, M. Si, Z. Lin, and P. D. Ye, "Improved stability with atomic-layer-deposited encapsulation on atomic-layer In<sub>2</sub>O<sub>3</sub> transistors by reliability characterization," *IEEE Trans. Electron Devices*, vol. 69, no. 10, pp. 5549–5555, Oct. 2022.
- [23] E. Lourandakis, On-Wafer Microwave Measurements and De-Embedding, Norwood, MA, USA: Artech House, 2016.
- [24] J. Anderson and D. Weinstein, PyMeasRF: Automating RF Device Measurements Using Python. Austin, TX, USA: SciPy, 2019.
- [25] M. S. Gupta, "Power gain in feedback amplifiers, a classic revisited," *IEEE Trans. Microw. Theory Techn.*, vol. 40, no. 5, pp. 864–879, May 1992.
- [26] P.-Y. Liao, M. Si, Z. Zhang, Z. Lin, and P. D. Ye, "Realization of maximum 2 A/mm drain current on top-gate atomic-layer-thin indium oxide transistors by thermal engineering," *IEEE Trans. Electron Devices*, vol. 69, no. 1, pp. 147–151, Jan. 2022.
- [27] Y. Mehlman, Y. Afsar, N. Yerma, S. Wagner, and J. C. Sturm, "Selfaligned ZnO thin-film transistors with 860 MHz  $f_T$  and 2 GHz  $f_{max}$ for large-area applications," in *Proc. Device Res. Conf.*, South Bend, IN, USA, 2017, pp. 1–2.
- [28] G.-W. Wang, Y.-K. Chen, W. J. Schaff, and L. F. Eastman, "A 0.1μm gate Al<sub>0.5</sub>In<sub>0.55</sub>As/Ga<sub>0.5</sub>In<sub>0.5</sub>As MODFET fabricated on GaAs substrates," *IEEE Trans. Electron Devices*, vol. ED-35, no. 7, pp. 818–823, Mar. 1988.
- [29] Y.-L. Wang, F. Ren, L. Covert, J. Lin, W. Lim, and S. Pearton, "Frequency response and devices performance of the indium zinc oxide thin film transistors," *ECS Trans.*, vol. 11, no. 5, pp. 23–27, Sep. 2007.
- [30] N. Munzenrieder et al., "Flexible InGaZnO TFTs with fmax above 300 MHz," *IEEE Electron Device Lett.*, vol. 39, no. 9, pp. 1310–1313, Sep. 2018.
- [31] N. Munzenrieder et al., "Contact resistance and overlapping capacitance in flexible sub-micron long oxide thin-film transistors for above 100 MHz operation," *Appl. Phys. Lett.*, vol. 105, no. 26, Dec. 2014, Art. no. 263504.
- [32] B. Bayraktaroglu and K. Leedy, "Ordered nanocrystalline ZnO films for high speed and transparent thin film transistors," in *Proc. 11th IEEE Int. Conf. Nanotechnol.*, Portland, OR, USA, Aug. 2011, pp. 1450–1455.
- [33] B. Bayraktaroglu, K. Leedy, and R. Neidhard, "High-frequency ZnO thin-film transistors on Si substrates," *IEEE Electron Device Lett.*, vol. 30, no. 9, pp. 946–948, Sep. 2009.
- [34] M. Wang et al., "High performance gigahertz flexible radio frequency transistors with extreme bending conditions," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2019, pp. 2–8.